NXP Semiconductors /MIMXRT1062 /IOMUXC /SW_MUX_CTL_PAD_GPIO_EMC_23

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SW_MUX_CTL_PAD_GPIO_EMC_23

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (ALT0)MUX_MODE 0 (DISABLED)SION

SION=DISABLED, MUX_MODE=ALT0

Description

SW_MUX_CTL_PAD_GPIO_EMC_23 SW MUX Control Register

Fields

MUX_MODE

MUX Mode Select Field.

0 (ALT0): Select mux mode: ALT0 mux port: SEMC_ADDR10 of instance: semc

1 (ALT1): Select mux mode: ALT1 mux port: FLEXPWM1_PWMA00 of instance: flexpwm1

2 (ALT2): Select mux mode: ALT2 mux port: LPUART5_TX of instance: lpuart5

3 (ALT3): Select mux mode: ALT3 mux port: ENET_RX_EN of instance: enet

4 (ALT4): Select mux mode: ALT4 mux port: GPT1_CAPTURE2 of instance: gpt1

5 (ALT5): Select mux mode: ALT5 mux port: GPIO4_IO23 of instance: gpio4

8 (ALT8): Select mux mode: ALT8 mux port: FLEXSPI2_A_DQS of instance: flexspi2

SION

Software Input On Field.

0 (DISABLED): Input Path is determined by functionality

1 (ENABLED): Force input path of pad GPIO_EMC_23

Links

() ()